|
84 |
"Built-in Self-test for A/D Converters in the Presence of Transient Zones"
|
|
83 |
"High-MDSI: A High-level Signal Integrity Fault Test Pattern Generation Method for Interconnects"
|
|
82 |
"An Effective Test Pattern Generation for Signal Integrity"
|
|
81 |
"TOSCA: Total Scan Power Reduction Architecture based on Pseudo-Random Built-in Self Test Structure"
|
|
80 |
"Regular Mapping Methodology on Network on Chip for Heterogeneous Tasking Environment"
|
|
79 |
"DTMW: Duplicated Transition Monitoring Window for Low Power Test based on Pseudo-Random BIST"
|
|
78 |
"A New Efficient Binary Search on Range for IP address Lookup"
|
|
77 |
"An Efficient Operation Mapping Scheme on Hypercube-based Coprocessors with Reconfigurable Datapath"
|
|
76 |
"An Efficient Diagnosis Method using Pattern Comparison"
|
| <<이전페이지 [11][12][13][14][15][16][17][18][19][20] 다음 페이지>> |